## Radiation Hardened <br> CMOS Dual SPDT Analog Switch

The HS-303RH analog switch is a monolithic device fabricated using Radiation Hardened CMOS technology and the Intersil dielectric isolation process for latch-up free operation. Improved total dose hardness is obtained by layout (thin oxide tabs extending to a channel stop) and processing (hardened gate oxide). This switch offers lowresistance switching performance for analog voltages up to the supply rails. "ON" resistance is low and stays reasonably constant over the full range of operating voltage and current. "ON" resistance also stays reasonably constant when exposed to radiation, being typically $30 \Omega$ pre-rad and $35 \Omega$ post $100 \mathrm{kRAD}(\mathrm{Si})$. Break-before-make switching is controlled by 5 V digital inputs.

## Specifications

Specifications for Rad Hard QML devices are controlled by the Defense Supply Center in Columbus (DSCC). The SMD numbers listed below must be used when ordering.

Detailed Electrical Specifications for the HS-303RH are contained in SMD 5962-95813. A "hot-link" is provided from our website for downloading

## Ordering Information

| ORDERING <br> NUMBER | PART <br> NUMBER | TEMP. <br> RANGE <br> $\left({ }^{\circ} \mathrm{C}\right)$ |
| :--- | :--- | :---: |
| 5962R9581301QCC | HS1-303RH-8 | -55 to 125 |
| 5962R9581301QXC | HS9-303RH-8 | -55 to 125 |
| 5962R9581301VCC | HS1-303RH-Q | -55 to 125 |
| 5962R9581301VXC | HS9-303RH-Q | -55 to 125 |
| HS1-303RH/PROTO | HS1-303RH/PROTO | -55 to 125 |
| HS9-303RH/PROTO | HS9-303RH/PROTO | -55 to 125 |

## Features

- QML, Per MIL-PRF-38535
- Radiation Performance
- Gamma Dose $(\gamma) 1 \times 10^{5}$ RAD (Si)
- No Latch-Up, Dielectrically Isolated Device Islands
- Pin for Pin Compatible with Intersil HI-303 Series Analog Switches
- Analog Signal Range 15V
- Low Leakage . . . . . . . . . . . . . . . . 100nA (Max, Post Rad)
- Low ron . . . . . . . . . . . . . . . . . . . . . . $60 \Omega$ (Max, Post Rad)
- Low Operating Power . . . . . . . . . . 100 $\mu \mathrm{A}$ (Max, Post Rad)


## Pinouts



## HS9-303RH (FLATPACK) CDFP3-F14 TOP VIEW



## Functional Diagram



| SBDIP TRUTH TABLE |
| :---: | :---: | :---: |
| LOGIC SW1AND SW2 SW3 AND SW4 <br> 0 OFF ON <br> 1 ON OFF |

## Die Characteristics

## DIE DIMENSIONS:

( $2130 \mu \mathrm{~m} \times 1930 \mu \mathrm{~m} \times 279 \mu \mathrm{~m} \pm 25.4 \mu \mathrm{~m}$ )
$84 \times 76 \times 11$ mils $\pm 1 \mathrm{mil}$

## METALLIZATION:

Type: AI
Thickness: $12.5 \mathrm{k} \AA \pm 2 \mathrm{k} \AA$

## SUBSTRATE POTENTIAL:

Unbiased (DI)
BACKSIDE FINISH:
Gold

## PASSIVATION:

Type: Silox $\left(\mathrm{S}_{\mathrm{i}} \mathrm{O}_{2}\right)$
Thickness: $8 \mathrm{k} \AA \pm 1 \mathrm{k} \AA$
WORST CASE CURRENT DENSITY:

$$
<2.0 \mathrm{e} 5 \mathrm{~A} / \mathrm{cm}^{2}
$$

TRANSISTOR COUNT:
76

## PROCESS:

Metal Gate CMOS, Dielectric Isolation

## Metallization Mask Layout

HS-303RH-T


All Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

